# M-MOS Semiconductor Hong Kong Limited ## 30V N-Channel Enhancement-Mode MOSFET $V_{DS} = 30V$ $R_{DS(ON)}$ , $V_{gs}@10V$ , $I_{ds}@11A = 15m\Omega$ $R_{DS(ON)}$ , $V_{gs}$ @4.5V, $I_{ds}$ @9A = 24m $\Omega$ ### **Features** Advanced trench process technology High Density Cell Design For Ultra Low On-Resistance Improved Shoot-Through FOM SOP-08 **Top View** #### **Internal Schematic Diagram** **N-Channel MOSFET** # **Maximum Ratings and Thermal Characteristics** ( $T_A = 25^{\circ}$ C unless otherwise noted) | Parameter | Symbol | Limit | Unit | | | |-------------------------------------------------------------|---------------|-----------------|------------|------|--| | Drain-Source Voltage | | $V_{DS}$ | 30 | V | | | Gate-Source Voltage | | $V_{GS}$ | ± 20 | | | | Continuous Drain Current | | I <sub>D</sub> | 11 | A | | | Pulsed Drain Current 1) | | I <sub>DM</sub> | 50 | | | | Maximum Power Dissipation | TA = 25°C | $P_{D}$ | 3 | W | | | | TA = 75°C | гD | 2.1 | VV | | | Operating Junction and Storage Temperature Range | | $T_J,T_stg$ | -55 to 150 | °C | | | Avalanche Energy with Single Pulse ID=50A, VDD=25V, L=0.5mH | EAS | 90 | mJ | | | | Junction-to-Case Thermal Resistance | | $R_{ hetaJC}$ | 24 | °C/W | | | Junction-to-Ambient Thermal Resistanc | $R_{ hetaJA}$ | 62.5 | | | | Note: 1. Repetitive Rating: Pulse width limited by the maximum junction temperature 2. 1-in<sup>2</sup> 2oz Cu PCB board V 1.4 1.2 0.76 **N-Channel Enhancement-Mode MOSFET** # **ELECTRICAL CHARACTERISTICS** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|---------------------|--------------------------------------------------------------------------|-----|-------|------|------| | Static | · | | · | | | | | Drain-Source Breakdown Voltage | BV <sub>DSS</sub> | $V_{GS} = 0V, I_D = 250uA$ | 30 | | | V | | Drain-Source On-State Resistance | R <sub>DS(on)</sub> | $V_{GS} = 10V, I_D = 11A$ | | 12 | 15 | mΩ | | Drain-Source On-State Resistance | R <sub>DS(on)</sub> | $V_{GS} = 4.5V, I_D = 9A$ | | 16 | 24 | | | Gate Threshold Voltage | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = 250uA$ | 1 | 1.9 | 3 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | $V_{DS} = 30V, V_{GS} = 0V$ | | | 1 | uA | | Gate Body Leakage | I <sub>GSS</sub> | $V_{GS} = \pm 20V, V_{DS} = 0V$ | | | ±100 | nA | | Dynamic <sup>3)</sup> | | | | | | | | Total Gate Charge | Qg | $V_{DS} = 15V, I_{D} = 10A$<br>$V_{GS} = 5V$ | | 7.7 | | nC | | Gate-Source Charge | $Q_gs$ | | | 1.6 | | | | Gate-Drain Charge | $Q_{gd}$ | | | 3.1 | | | | Turn-On Delay Time | t <sub>d(on)</sub> | $V_{DD}$ = 15V, $I_{D}$ = 10A<br>$V_{GEN}$ = 10V, $R_{G}$ = 0.3 $\Omega$ | | 11.1 | | - ns | | Turn-On Rise Time | t <sub>r</sub> | | | 8.4 | | | | Turn-Off Delay Time | t <sub>d(off)</sub> | | | 25.3 | | | | Turn-Off Fall Time | t <sub>f</sub> | | | 2.8 | | | | Input Capacitance | C <sub>iss</sub> | V <sub>DS</sub> = 15V, V <sub>GS</sub> = 0V<br>f = 1.0 MHz | | 890 | | pF | | Output Capacitance | C <sub>oss</sub> | | | 159.6 | | | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | 83.2 | | | | Source-Drain Diode | • | | | | | | | Max. Diode Forward Current | I <sub>S</sub> | | | | 2.6 | Α | $I_S = 2.6A, V_{GS} = 0V$ $V_{\text{SD}}$ Note: Pulse test: pulse width <= 300us, duty cycle<= 2% Diode Forward Voltage <sup>3.</sup> Guaranteed by design; not subject to production testing V 1.4 2 ## **Notice** - 1. Specification of the products displayed herein are subject to change without notice. Continuous development may necessitate changes in technical data without notice. M-MOS Semiconductor Sdn. Bhd. or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies. - 2. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. V 1.4